# Register Transfer Level Design with Verilog

(Synchronous Digital System Design)

#### Introduction

- Design of small hardware components can usually be done by describing the hardware for synthesis and synthesizing and implementing the design by appropriate computer aided design tools.
- On the other hand, a large design requires proper planning, architectural design, and partitioning before its various parts can be written in Verilog for synthesis.
- Taking a high-level description of a design, partitioning it, coming up with an architecture for it (i.e., designing its bussing structure), and then describing and implementing various components of this architecture is referred to as RT level design.

#### Controller/datapath partitioning

The first step in an RT level design is the partitioning of the design into a data part and a control part. The data part consists of data components and the bussing structure of the design and the control part is usually a state machine generating control signals that control the flow of data in the data part.



#### Datapath

The data part of an RTL design consists of the interconnection of data components that are, registers, combinational logic units, register files, and busses that interconnect them. The data part, which we also refer to as the data path, has external data inputs and outputs, as well as control inputs and outputs from and to the control part.

#### DataPath Module

```
module DataPath
   (DataInput, DataOutput, Flags, Opcodes, ControlSignals);
   input [15:0] DataInputs;
   output [15:0] DataOutputs;
   output Flags, ...;
   output Opcodes, ...;
   input ControlSignals, ...;
   // instantiation of data components
   // ...
   // interconnection of data components
   // bussing specification
endmodule
```

## Control part

- The control part of an RTL design takes control inputs from the data part and external control inputs and depending on its state makes decisions as to when and what control signals to issue.
- The control part, which we also refer to as the control unit, consists of one or more state machines that keep the state of the circuit, make decisions based on the current data and data status, and control how data is routed and what operations are performed on the data in the data part.

#### Outline of a Controller

#### Design of a system

et involves understanding the specification & partitioning the entire design into two parts, maintinamely > Datapath (Functional units) & Control unit.

#### Steps to be followed.

- 1. understand the design problem

  Specification Should be Completely unampignous.
- 2. Identify the functional components (off the shelve or IPs) Which may be used to design the System.
- 3. Identify the Signals required too for proper functioning of the System.
- 4. Monually identify the Control unit signals which may be interfaced with the datapath (functional units). Particularly the Status Signals & Command Signals.
- 5. Desir Write the behavioural model of the top modul of the system in top down fraction.

  Top-module

  Controller unit

  Assemble the Whole design

  (FSM)

  Adder muliphor suctions

  Suctionsfor

  Register

Comparator.



Block-diagram of a Synchronous Digital Systen.

Control unit periodically cheek the Status of the functional units & based on these Signals it generate

Command Signals. Based on these Commonds Signals,

the data to flows through the datapath from one

data path Component (Fu) to another datapath

Component. The Sequence of operations is decided by the Command signals

generated by the Contol unit:

### Case-study: - I (Great Greatest Common divisor)

#### Euclid's GCD Algorithm.

Now we are going to take up a specific segmential algorithm. I we would see how we can translate it to Havedware.

#### Algorithm.

a = read (); }
b = read (); }

while  $(a \mid = b)$ if (a < b)

b = b-a;

else

a = a - b;

Read two numbers given by user. a & b & are positive.

you should keep running the loop fill a = b

GCD (5,5) = 5.

900 (10,10) = 10,

end if;

end while

point (a) -> a or b is the GCD.

Print 10:900 of a & b =

5 45. 45 15 30 15 16 26 15 15. =) a= b. 16 10 SO, GCD (60,45) = 15. 6 10 6 4 2 4 =) a=b, So, GCD (42,16) = 2.

2 21/8



## Controller

